# Pixellated readout IC: Analysis for single photon infrared detector for fast time of arrival applications

Farah Fahim<sup>1,2</sup>, Vala Fathipouri<sup>2</sup>, Grzegorz Deptuch<sup>1</sup> and Hooman Mohseni<sup>2</sup>

Abstract- The nano-injection sensor is a new approach towards high-sensitivity short-wave infrared photon imagers. It resolves the conflict of requiring a large area for high quantum efficiency and small area for high fidelity by using a relatively large micron-scale absorbing volume, and nano-scale sensing elements, which regulates the electron flow and amplifies the signal. The front-end electronics for the Single Photon Imaging nano-injection detector consists of an ROIC with 32 × 32 pixel array with a pixel size of 100µm × 100µm. Each pixel consists of a charge sensitive preamplifier with leakage current compensation circuit, a shaping amplifier, an AC-coupled comparator with a 7bit trimming DAC for offset cancellation, a 10-bit counter for photon counting, and a 10-bit shift register for data readout. The ROIC provides dead-time less, continuous readout with 32 parallel LVDS outputs to achieve full frame readout within 5 µs. Simulation results of the ROIC are presented in this work.

Index Terms— single photon detection, photon counting, time of arrival, dead-time less readout

#### I. INTRODUCTION

THE isolated electron-injection sensor is a new approach towards high-sensitivity short-wave infrared photon imagers. It resolves the conflict of requiring a large area for high quantum efficiency and small area for high fidelity by using a relatively large micron-scale absorbing volume, and a smaller sensing element, which regulates the electron flow and amplifies the signal. Different ratios of absorbing and sensing areas can be manufactured to tailor the performance of the detector for specific gain and rise times.

These electron-injection sensors are made from III-V semiconductor hetero-junctions and operate in linear amplification mode. They can simultaneously provide high gain, high quantum efficiency, low noise and achieve reduced dark current levels [1, 2, 3]. Devices with 10  $\mu$ m injector diameter show an optical gain of ~ 2000 at bias voltage of - 3V. The dark current after amplification is ~ 10 nA at room temperature, decreasing to ~ 60 pA at 250 K. It has rise-times of approximately 5 ns at 40  $\mu$ W optical power and can clearly

differentiate between two photons arriving  $\sim$ 110ns apart [3]. Approximately 800 h+ (holes) are generated in the detector when a single photon impinges the detector volume.

A readout integrated circuit (ROIC) has been designed to match the sensor performance with low noise readout electronics and also to handle dark (leakage) currents in the detector. The ROIC provides position sensitivity (100  $\mu$ m) and time of arrival information within 5 ns accuracy. The digital readout is dead-time less, and allows for continuous operation.

This single-photon hybrid detector is being developed for quantum cryptography applications which require position along with its time of arrival information of the incoming photon. Identifying the correct sequence of incoming photons with a probability of false detection below  $6 \sigma (1 \text{ in } 1 \text{ million})$  is required for this application. This translates to an accurate time-stamp and high signal-to noise ratio (SNR) requirement for the ROIC.

#### II. READ OUT INTEGRATED CIRCUIT

# A. Pixel Architecture

Each pixel contains a charge sensitive preamplifier with leakage current compensation able to cope with dark currents of 10-20 nA per pixel. It is followed by a shaping amplifier with a shaping time of 30 ns, selected to reduce noise due long integration of dark current but slow enough so as not to cause ballistic deficit. It is AC-coupled to a differential comparator with a 7-bit differential trimming DAC for offset cancellation. The output of the comparator starts a 10-bit counter to provide a timestamp which uses a 200 MHz gated clock for achieving around 5 ns timing resolution. At the end of a frame (1  $\mu$ s – 5  $\mu$ s), data is transferred to a 10-bit shift register, which is readout at the end-of-column. A configuration register is used to program the DAC and setup the pixel's mode of operation. The pixel block diagram is shown in Fig. 1.



Fig. 1 Pixel block diagram

Partially sponsored by DARPA/ARO Award Nos. W911NF-11-1-0390, W911NF-12-1-0324, W911NF-13-1-0485, as well as NSF Award No. ECCS-1310620. Partially supported by Fermilab, operated by Fermi Research Alliance, LLC under contract No. DE-AC02-07CH11359 with DOE.

F. Fahim, V. Fathipour and H. Mohseni are with the Electrical Engineering Department, Northwestern University, 2145 Sheridan Rd. Evanston, IL 60208-3118 (telephone: +1 847 491 7108, fax: +1 630 840 2950, e-mail: farah@fnal.gov, valafathipour2016@u.northwestern.edu, hmohseni@northwestern.edu).

G. W. Deptuch, F. Fahim are with the ASIC Development Group of the Electrical Engineering Department of the Particle Physics Division at the Fermi National Accelerator Laboratory, BP 500, MS 222, Batavia, IL 60510, USA, (telephone: +1 630 840 8423, fax: +1 630 840 2950, e-mail: deptuch@ieee.org).

The Fig. 2 shows the square pixel layout with a  $100 \ \mu m$  side length. The layout can be further optimized to reduce overall area by approximately 25%; the main goal for this version of the ROIC was to verify performance.



## B. ROIC Architecture

The ROIC consists of an array of 32 x 32 pixels. The shift register of each pixel within a column is daisy chained. The ROIC has 32 LVDS differential outputs for high speed data transfer. The parallel high speed data transfer helps with reading out the entire ROIC within  $1-5\mu s$ .

![](_page_1_Figure_4.jpeg)

Fig. 3 ROIC layout

#### III. FRONT-END DESIGN

This section describes the transistor level design of the blocks within a pixel. The sensor generates approximately 800  $h^+$  of charge for a single photon interaction in the sensing volume; it has an input capacitance of 100 fF. The front-end electronics has to cope with leakage currents of 10-20 nA per pixel, which could be reduced by moderate cooling.

# *A.* Charge Sensitive Preamplifier (CSA) and leakage current compensation circuit

The CSA design is based on a folded cascode core amplifier with two source followers, to drive the feedback and output separately as shown in Fig. 4. The tail current transistor operates in the linear region [4]. The feedback capacitance is 3 fF, and the feedback resistance is around 67 M $\Omega$  using an active transistor feedback mechanism. The open loop gain of

the core amplifier is 58 dB. The low feedback capacitance is important to provide high voltage gain, however this might result in a large pixel-pixel gain variation and therefore great emphasis needs to be placed on good layout methodology to keep the parasitic components as low as possible. Gain correction might be added in a future implementation.

The leakage current compensation circuit is based on a differential Krummenacher approach [5, 6]. The baseline recovery is achieved after signal integration by a low frequency feedback loop which sets the output of the CSA to a reference voltage Vfed.

![](_page_1_Figure_12.jpeg)

Fig. 4 Transistor level preamplifier design

#### B. Shaping Amplifier

The shaping amplifier behaves as a CR-RC band pass filter and a gain amplifier also based on a folded cascode core amplifier. The two core amplifiers architectures are matched and the primary difference is the reduced currents in the shaping amplifier. It also contains a pole-zero cancellation circuit [7], allowing elimination of output signal overshooting. Shaping time is set by capacitance and resistance (active transistor) values to equal 30 ns and has a voltage gain of 5. Shaping time was optimized to reduce noise due to long integration of leakage current, while ensuring no ballistic deficit. It was essential to achieve a high signal to noise ratio to substantially reduce false detection while maintaining a jitter lower than 5 ns to achieve the desired timing performance.

#### C. Differential comparator and DAC

The comparator is AC-coupled to the shaper output, reducing sensitivity to baseline drifts. The first stage uses a differential telescopic cascode input with cascode current mirrors to achieve a high DC gain. A  $2^{nd}$  stage with a single ended common source transistor is provided to further boost the gain. A 7-bit differential binary weighted current steering trimming DAC, programmable using BitN & P <0:6> is used

to compensate for systematic offsets as shown in Fig. 5. A source follower sets the threshold at the input of the comparator, such that ThP is the DC reference for the input signal and ThN is the threshold voltage.

![](_page_2_Figure_1.jpeg)

Fig. 5 Transistor level comparator and DAC design

#### D. Digital Backend and control

An 11-bit configuration register is used to independently control each pixel. DAC setup utilizes 7 bits and the rest 4 bits are used to set modes of operation which include pixel disabling, analog test, trim DAC setup, digital test and normal operation.

The digital backend includes a 10-bit counter for time of arrival information. The design uses a global frame clock running at 1 MHz, this provides coarse timing information for the ROIC. A gated fast clock of 200 MHz is also distributed across the ROIC, this clock is used as the counter clock only when a pixel detects a signal. The value of the counter is subtracted from the frame clock timing to provide the time of arrival of the incoming photon. This method reduces the number of free running counters in the ROIC to only those pixels which detect a signal, and is extremely useful in a low data rate application. It is envisaged that the fast clock speed will be increased to 1 GHz for a future implementation of the ROIC.

At the end of a frame, the data of the counter is transferred to a 10-bit shift register, which is daisy chained within a column of 32 pixels. The data is subsequently transferred from the shift register using LVDS outputs per column. While the data is being transferred the counter is available to process data for the next frame.

## E. Analog Pixel Parameters

Key design parameters of the preamplifier, shaper and comparator are listed in Table 1.

| I ABLE I                                                      |
|---------------------------------------------------------------|
| KEY DESIGN AND PERFORMANCE PARAMETERS OF THE ANALOG FRONT-END |
|                                                               |

| Parameter                         | Value                                |
|-----------------------------------|--------------------------------------|
| Preamplifier                      |                                      |
| Input transistor dimensions       | $W/L = 15 \ \mu m/240 \ nm;$         |
|                                   | $g_{\rm m} = 300 \ \mu {\rm S}$      |
| Feedback capacitor (Cfb)          | 3 fF                                 |
| Feedback resistor (Mnf1)          | $W/L = 1 \ \mu m/2.5 \ \mu m;$       |
|                                   | $1/g_{\rm m} = 66.6 \ {\rm M}\Omega$ |
| Power consumption                 | 22 μW                                |
| Preamplifier rise time (800 $h^+$ | 6 ns                                 |
| charge)                           |                                      |
| Open loop gain                    | 58 dB                                |
| Shaper                            |                                      |
| Input transistor dimensions       | $W/L = 5 \ \mu m/200 \ nm;$          |
|                                   | $g_m = 54 \ \mu S$                   |
| Capacitor C1, C2                  | 151 fF, 11.58 fF                     |
| Power consumption                 | 7 μW                                 |
| Shaping time                      | 30 ns                                |
| Noise                             | 55 e- rms                            |
| Comparator                        |                                      |
| Capacitor Cc                      | 500 fF                               |
| Phase variation                   | 1 ns rms                             |
| Power Consumption                 | 7.5 μW                               |
|                                   |                                      |

## IV. SIMULATION RESULTS

The Fig. 6 shows the analog simulation results of the above blocks. A single photon produces a charge of 800  $h^+$  in the detector at 500 ns. The CSA rise time is 6 ns for majority of the charge with an output voltage of 42 mV. The shaper peaking time is 30 ns, and the corresponding output voltage is 210 mV (with a gain of 5). The delay through to the comparator was simulated to be 12 ns, and the comparator rise time is 500 ps.

![](_page_3_Figure_0.jpeg)

Fig. 6 Simulation result

Fig. 7 shows the electronics noise of 55 e<sup>-</sup> rms, achieved by a shaping amplifier with 30 ns shaping time. The corresponding jitter due to noise at the output of preamplifier was 1.06 ns rms, and was 3.54 ns rms at the output of the shaper. The signal to noise ratio (SNR) is 9.8 at the output of preamplifier, and 14.5 at the output of the shaper. At this stage the jitter in the system indicates that it is reasonable to expect an accuracy of 5 ns for time of arrival information from the comparator. This does not account for jitter due to the detector shot noise.

![](_page_3_Figure_3.jpeg)

A further analysis of Monte Carlo simulations of mismatch across the pixels yield a comparator phase variation corresponding to best case and worst case values of 6.27 ns and 19.92 ns respectively. The noise associated with mismatch across pixels further adds to the noise in the system degrading the SNR.

#### V. CONCLUSION

The first implementation of a hybrid pixel detector for quantum cryptography has been presented; Table 2 summarizes the ROIC specifications. The analysis indicates that for low probability of false detection the SNR of the system needs to be high. Increasing the rise time in the sensor and reducing the phase variation in the ROIC will be needed to accurately timestamp the sequence of the incoming photons. Detailed tests of the ROIC are yet to be performed. A future version will implement gain correction in preamplifier, faster time stamping clock (1GHz) and data sparcification. Sensor development is ongoing to increase its gain and bandwidth.

TABLE II SPECIFICATION OF SPID ROIC

| Parameter                | Value                                  |
|--------------------------|----------------------------------------|
| Fabrication Process      | Global Foundries 130 nm, 1.5V,         |
|                          | CMOS LP, 1P8M                          |
| ASIC size                | $5 \text{ mm} \times 5 \text{ mm}$     |
| Sensor area              | $3.2 \text{ mm} \times 3.2 \text{ mm}$ |
| Number of pixels         | $32 \times 32$                         |
| Pixel size               | 100 μm × 100 μm                        |
| Analog Power consumption | 45 µW/pixel (approx.)                  |
| ENC noise (with CDS)     | 55 e @ $C_{det} = 100 \text{ fF}$      |
| Counter Resolution       | 10-bit                                 |
| Timestamp resolution     | 5 ns                                   |
| Full chip readout        | 5 μs                                   |
| Trimming DACs            | 7-bit                                  |
| Sparsified Readout       | No                                     |
| Dead-time less operation | Yes                                    |

#### ACKNOWLEDGMENT

The authors are grateful to Omer Gokalp Memis, for useful discussions about the requirements for the ROIC. We would also like to acknowledge help from Jim Hoff and Alpana Shenai of the ASIC design group at Fermilab for useful discussions about readout strategies.

#### REFERENCES

- [1] O. G. Memis, et. al, "A Photon Detector with Very High Gain at Low Bias and at Room Temperature", *Applied Physics Letters*, **91**, 171112 (2007).
- [2] O. G. Memis, et. al, "Sub-Poissonian Shot Noise of a High Internal Gain Injection Photon Detector", *Optics Express*, 16(17), 12701 (2008).
- [3] V. Fathipour, O. G. Memis, S. J. Jang, R. L. Brown, I. Hassani Nia, and H. Mohseni, "Isolated Electron Injection Detectors with High Gain and Record Low Dark Current at Telecom Wavelength", *IEEE Journal of selected topics in Quantum Electronics*, 20 (6) (2014).
- [4] R. Szczygiel, P. Grybos, and P. Maj, "A prototype pixel readout IC for high count rate X-ray imaging systems in 90 nm CMOS technology," *IEEE Trans. Nucl. Sci.*, vol. 57, no. 3, pp. 1664–1674, Jun. 2010.
- [5] F. Krummenacher: "Pixel detectors with local intelligence: an IC designer point of view." *Nucl. Instr. and Meth. A*, vol. 305, 1991, p. 527–532.
- [6] R. Szczygiel, "Krummenacher Feedback Analysis for High-count-rate Semiconductor Pixel Detector Readout", MIXDES 2010, 17th International Conference "Mixed Design of Integrated Circuits and Systems", June 24-26, 2010
- [7] Gramegna, G. Oapos, O'Connor, P, Rehak, P. Hart, S. "Low-noise CMOS preamplifier-shaper for silicon drift detectors," *IEEE Trans. Nucl. Sci.*, vol. 44, no. 3, pp.385-388, Jun. 1997.